Path: ...!weretis.net!feeder9.news.weretis.net!newsfeed.endofthelinebbs.com!usenet.blueworldhosting.com!diablo1.usenet.blueworldhosting.com!nnrp.usenet.blueworldhosting.com!.POSTED!not-for-mail From: "Edward Rawde" Newsgroups: sci.electronics.design Subject: Re: High purity 1kHz oscillator Date: Tue, 22 Oct 2024 10:12:23 -0400 Organization: BWH Usenet Archive (https://usenet.blueworldhosting.com) Lines: 39 Message-ID: References: Injection-Date: Tue, 22 Oct 2024 14:12:24 -0000 (UTC) Injection-Info: nnrp.usenet.blueworldhosting.com; logging-data="73448"; mail-complaints-to="usenet@blueworldhosting.com" Cancel-Lock: sha1:dfO7zKmrDJLQDpa/kuJGJIwmO3w= sha256:KfxNY6/2apsUMwVwB2nGQc3wEf9oLHz+6X05yWTJhSA= sha1:Z0X9qxLxd1xton4BXvjSXIUExRo= sha256:oTd/L8ImJP/SSEkGlesfe6gTTTTGdX+QSXZLhU6l9l4= X-MimeOLE: Produced By Microsoft MimeOLE V6.00.2900.6157 X-RFC2646: Format=Flowed; Response X-MSMail-Priority: Normal X-Priority: 3 X-Newsreader: Microsoft Outlook Express 6.00.2900.5931 Bytes: 3074 "Bill Sloman" wrote in message news:vf7slm$1e357$1@dont-email.me... > On 22/10/2024 4:10 pm, Edward Rawde wrote: >> But I suspect that component tolerances and mismatched FETs will ruin it. >> >> Otherwise it should be easy to get 60dB down on unwanted harmonics with a better filter. >> >> FWIW I likely won't be here for the next week. > > > > My message was that the current sucked out of U2 through D1 and D2 was a narrow spike, peaking at 0.3mA and repeating at 1kHz, > which distorted the voltage at the output of U2. > > Your revised circuit persists with this mistake, and the filter you've added around U1 doesn't do enough to compensate. That's what I thought you'd say, because there are now two spikes, but it does seem to reduce distortion. So I'd leave it in any experimental prototype and take the decision to remove it if real testing shows it's not sufficiently beneficial. The filter can be redesigned when a real circuit is tested. I didn't have time to do a more elaborate active filter. > > Using two FETs as your adjustable resistance does seem to get rid of the even-order harmonics, but it doesn't make enough > difference to be worth the effort. > > I do worry about component tolerances, and they won't make much difference to the circuit. Neither will mismatched FETs. The > capacitative feedthough via the gate into the FET conduction channels is probably more of a worry, and that's built into the > LTSpice FET model. > > Bad layout can wreck pretty much any well-designed circuit, let alone badly designed ones. My professional career included a bit > of cleaning up such layouts. I've had management think that a "proper" layout will turn a badly designed prototype circuit into something which does not need to be redesigned. > > -- > Bill Sloman, Sydney